summaryrefslogtreecommitdiffstats
path: root/arch/arm/dts/omap36xx-clocks.dtsi
blob: 9c7ed0337708a012717cee2284f8e42c0b5bbd4e (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
/*
 * Device Tree Source for OMAP36xx clock data
 *
 * Copyright (C) 2013 Texas Instruments, Inc.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
&cm_clocks {
       dpll4_ck: dpll4_ck@d00 {
               #clock-cells = <0>;
               compatible = "ti,omap3-dpll-per-j-type-clock";
               clocks = <&sys_ck>, <&sys_ck>;
               reg = <0x0d00>, <0x0d20>, <0x0d44>, <0x0d30>;
       };

       dpll4_m5x2_ck: dpll4_m5x2_ck@d00 {
               #clock-cells = <0>;
               compatible = "ti,hsdiv-gate-clock";
               clocks = <&dpll4_m5x2_mul_ck>;
               ti,bit-shift = <0x1e>;
               reg = <0x0d00>;
               ti,set-rate-parent;
               ti,set-bit-to-disable;
       };

       dpll4_m2x2_ck: dpll4_m2x2_ck@d00 {
               #clock-cells = <0>;
               compatible = "ti,hsdiv-gate-clock";
               clocks = <&dpll4_m2x2_mul_ck>;
               ti,bit-shift = <0x1b>;
               reg = <0x0d00>;
               ti,set-bit-to-disable;
       };

       dpll3_m3x2_ck: dpll3_m3x2_ck@d00 {
               #clock-cells = <0>;
               compatible = "ti,hsdiv-gate-clock";
               clocks = <&dpll3_m3x2_mul_ck>;
               ti,bit-shift = <0xc>;
               reg = <0x0d00>;
               ti,set-bit-to-disable;
       };

       dpll4_m3x2_ck: dpll4_m3x2_ck@d00 {
               #clock-cells = <0>;
               compatible = "ti,hsdiv-gate-clock";
               clocks = <&dpll4_m3x2_mul_ck>;
               ti,bit-shift = <0x1c>;
               reg = <0x0d00>;
               ti,set-bit-to-disable;
       };

       dpll4_m6x2_ck: dpll4_m6x2_ck@d00 {
               #clock-cells = <0>;
               compatible = "ti,hsdiv-gate-clock";
               clocks = <&dpll4_m6x2_mul_ck>;
               ti,bit-shift = <0x1f>;
               reg = <0x0d00>;
               ti,set-bit-to-disable;
       };

       uart4_fck: uart4_fck@1000 {
               #clock-cells = <0>;
               compatible = "ti,wait-gate-clock";
               clocks = <&per_48m_fck>;
               reg = <0x1000>;
               ti,bit-shift = <18>;
       };
};

&dpll4_m2x2_mul_ck {
       clock-mult = <1>;
};

&dpll4_m3x2_mul_ck {
       clock-mult = <1>;
};

&dpll4_m4x2_mul_ck {
       ti,clock-mult = <1>;
};

&dpll4_m5x2_mul_ck {
       ti,clock-mult = <1>;
};

&dpll4_m6x2_mul_ck {
       clock-mult = <1>;
};

&cm_clockdomains {
       dpll4_clkdm: dpll4_clkdm {
               compatible = "ti,clockdomain";
               clocks = <&dpll4_ck>;
       };

       per_clkdm: per_clkdm {
               compatible = "ti,clockdomain";
               clocks = <&uart3_fck>, <&gpio6_dbck>, <&gpio5_dbck>,
                        <&gpio4_dbck>, <&gpio3_dbck>, <&gpio2_dbck>,
                        <&wdt3_fck>, <&gpio6_ick>, <&gpio5_ick>, <&gpio4_ick>,
                        <&gpio3_ick>, <&gpio2_ick>, <&wdt3_ick>, <&uart3_ick>,
                        <&uart4_ick>, <&gpt9_ick>, <&gpt8_ick>, <&gpt7_ick>,
                        <&gpt6_ick>, <&gpt5_ick>, <&gpt4_ick>, <&gpt3_ick>,
                        <&gpt2_ick>, <&mcbsp2_ick>, <&mcbsp3_ick>,
                        <&mcbsp4_ick>, <&uart4_fck>;
       };
};