summaryrefslogtreecommitdiffstats
path: root/doc/README.esbc_validate
diff options
context:
space:
mode:
authorPatrick Delaunay <patrick.delaunay@st.com>2019-01-30 13:07:05 +0100
committerTom Rini <trini@konsulko.com>2019-02-09 07:50:57 -0500
commite74b74c52876d776dda7a7ee5e2a8d555eaa5c4f (patch)
tree960fda40cbbcddb03270d37572a4bfa42b13e71d /doc/README.esbc_validate
parent8d6310aa0ba2bee92e14c0702c5ceec64943383a (diff)
downloadu-boot-e74b74c52876d776dda7a7ee5e2a8d555eaa5c4f.tar.gz
u-boot-e74b74c52876d776dda7a7ee5e2a8d555eaa5c4f.tar.xz
u-boot-e74b74c52876d776dda7a7ee5e2a8d555eaa5c4f.zip
dts: stm32mp1: clock tree update
- Add st,digbypass on clk_hse node (needed for board rev.C) - MLAHB/AHB max frequency increased from 200 to 209MHz, with: - PLL3P set to 208.8MHz for MCU sub-system - PLL3Q set to 24.57MHz for 48kHz SAI/SPI2S - PLL3R set to 11.29MHz for 44.1kHz SAI/SPI2S - PLL4P set to 99MHz for SDMMC and SPDIFRX - PLL4Q set to 74.25MHz for EVAL board Signed-off-by: Patrick Delaunay <patrick.delaunay@st.com>
Diffstat (limited to 'doc/README.esbc_validate')
0 files changed, 0 insertions, 0 deletions