summaryrefslogtreecommitdiffstats
path: root/libssh
diff options
context:
space:
mode:
authorAris Adamantiadis <aris@0xbadc0de.be>2010-07-07 10:19:47 +0200
committerAris Adamantiadis <aris@0xbadc0de.be>2010-07-07 10:19:47 +0200
commita18a3813fbf5454b9d52af05dd8118a054baf021 (patch)
tree1294d9c1e7e17ba837d44722f76d3674fca263c3 /libssh
parentb8180f4069f9d01bf8fb48c024c181f8b8536ce2 (diff)
Removed dead code in socket.c
Diffstat (limited to 'libssh')
-rw-r--r--libssh/socket.c181
1 files changed, 0 insertions, 181 deletions
diff --git a/libssh/socket.c b/libssh/socket.c
index 8ebf360..9706d13 100644
--- a/libssh/socket.c
+++ b/libssh/socket.c
@@ -560,30 +560,6 @@ int ssh_socket_completewrite(ssh_socket s, const void *buffer, uint32_t len) {
}
/** \internal
- * \brief buffered read of data (complete)
- * \returns SSH_OK or SSH_ERROR.
- * \returns SSH_AGAIN in nonblocking mode
- */
-int ssh_socket_read(ssh_socket s, void *buffer, int len){
- ssh_session session = s->session;
- int rc = SSH_ERROR;
-
- enter_function();
-
- rc = ssh_socket_wait_for_data(s, s->session, len);
- if (rc != SSH_OK) {
- leave_function();
- return rc;
- }
-
- memcpy(buffer, buffer_get_rest(s->in_buffer), len);
- buffer_pass_bytes(s->in_buffer, len);
-
- leave_function();
- return SSH_OK;
-}
-
-/** \internal
* \brief buffered write of data
* \returns SSH_OK, or SSH_ERROR
* \warning has no effect on socket before a flush
@@ -600,163 +576,6 @@ int ssh_socket_write(ssh_socket s, const void *buffer, int len) {
/** \internal
- * \brief wait for data on socket
- * \param s socket
- * \param session the ssh session
- * \param len number of bytes to be read
- * \returns SSH_OK bytes are available on socket
- * \returns SSH_AGAIN need to call later for data
- * \returns SSH_ERROR error happened
- */
-int ssh_socket_wait_for_data(ssh_socket s, ssh_session session, uint32_t len) {
- char buffer[4096] = {0};
- char *buf = NULL;
- int except;
- int can_write;
- int to_read;
- int r;
-
- enter_function();
-
- to_read = len - buffer_get_rest_len(s->in_buffer);
-
- if (to_read <= 0) {
- leave_function();
- return SSH_OK;
- }
-
- if (session->blocking) {
- buf = malloc(to_read);
- if (buf == NULL) {
- leave_function();
- return SSH_ERROR;
- }
-
- r = ssh_socket_completeread(session->socket,buf,to_read);
- if (r == SSH_ERROR || r == 0) {
- ssh_set_error(session, SSH_FATAL,
- (r == 0) ? "Connection closed by remote host" :
- "Error reading socket");
- ssh_socket_close(session->socket);
- session->alive = 0;
- SAFE_FREE(buf);
-
- leave_function();
- return SSH_ERROR;
- }
-
- if (buffer_add_data(s->in_buffer,buf,to_read) < 0) {
- SAFE_FREE(buf);
- leave_function();
- return SSH_ERROR;
- }
-
- SAFE_FREE(buf);
-
- leave_function();
- return SSH_OK;
- }
-
- /* nonblocking read */
- do {
- /* internally sets data_to_read */
- r = ssh_socket_poll(s, &can_write, &except);
- if (r < 0 || !s->data_to_read) {
- leave_function();
- return SSH_AGAIN;
- }
-
- /* read as much as we can */
- if (ssh_socket_is_open(session->socket)) {
- r = ssh_socket_unbuffered_read(session->socket, buffer, sizeof(buffer));
- } else {
- r = -1;
- }
-
- if (r <= 0) {
- ssh_set_error(session, SSH_FATAL,
- (r == 0) ? "Connection closed by remote host" :
- "Error reading socket");
- ssh_socket_close(session->socket);
- session->alive = 0;
-
- leave_function();
- return SSH_ERROR;
- }
-
- if (buffer_add_data(s->in_buffer,buffer, (uint32_t) r) < 0) {
- leave_function();
- return SSH_ERROR;
- }
- } while(buffer_get_rest_len(s->in_buffer) < len);
-
- leave_function();
- return SSH_OK;
-}
-
-/* ssh_socket_poll */
-/** @brief polls the socket for activity
- * @bug this function should disappear in favor of the new polling mechanism
- */
-int ssh_socket_poll(ssh_socket s, int *writeable, int *except) {
- ssh_session session = s->session;
- ssh_pollfd_t fd[2];
- int rc = -1;
- int n_fd;
- enter_function();
-
- if (!ssh_socket_is_open(s)) {
- *except = 1;
- *writeable = 0;
- return 0;
- }
- if(s->fd_in == s->fd_out){
- n_fd=1;
- } else {
- n_fd=2;
- }
- fd[0].fd = s->fd_in;
- fd[0].events = 0;
-
- if (!s->data_to_read) {
- fd[0].events |= POLLIN;
- }
-
- if(n_fd == 2){
- fd[1].fd=s->fd_out;
- fd[1].events = 0;
- }
-
- if (!s->data_to_write) {
- fd[n_fd - 1].events |= POLLOUT;
- }
-
- /* Make the call, and listen for errors */
- rc = ssh_poll(fd, n_fd, 0);
- if (rc < 0) {
- ssh_set_error(session, SSH_FATAL, "poll(): %s", strerror(errno));
- leave_function();
- return -1;
- }
-
- if (!s->data_to_read) {
- s->data_to_read = fd[0].revents & POLLIN;
- }
- if (!s->data_to_write) {
- s->data_to_write = fd[n_fd - 1].revents & POLLOUT;
- }
- if (!s->data_except) {
- s->data_except = fd[0].revents & POLLERR;
- }
-
- *except = s->data_except;
- *writeable = s->data_to_write;
-
- leave_function();
- return (s->data_to_read || (buffer_get_rest_len(s->in_buffer) > 0));
-}
-
-/** \internal
* \brief starts a nonblocking flush of the output buffer
*
*/
IG_OMAP_GPIO #define CONFIG_MACH_TYPE MACH_TYPE_MCX #define CONFIG_EMIF4 /* The chip has EMIF4 controller */ #include <asm/arch/cpu.h> /* get chip and board defs */ #include <asm/arch/omap.h> /* * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader * and older u-boot.bin with the new U-Boot SPL. */ #define CONFIG_SYS_TEXT_BASE 0x80008000 /* Clock Defines */ #define V_OSCK 26000000 /* Clock output from T2 */ #define V_SCLK (V_OSCK >> 1) #define CONFIG_MISC_INIT_R #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ #define CONFIG_SETUP_MEMORY_TAGS #define CONFIG_INITRD_TAG #define CONFIG_REVISION_TAG /* * Size of malloc() pool */ #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */ #define CONFIG_SYS_MALLOC_LEN (1024 << 10) /* * DDR related */ #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024) /* * Hardware drivers */ /* * NS16550 Configuration */ #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ #define CONFIG_SYS_NS16550_SERIAL #define CONFIG_SYS_NS16550_REG_SIZE (-4) #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK /* * select serial console configuration */ #define CONFIG_CONS_INDEX 3 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 #define CONFIG_SERIAL3 3 /* UART3 */ /* allow to overwrite serial and ethaddr */ #define CONFIG_ENV_OVERWRITE #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 115200} /* EHCI */ #define CONFIG_OMAP3_GPIO_2 #define CONFIG_OMAP3_GPIO_5 #define CONFIG_USB_EHCI #define CONFIG_USB_EHCI_OMAP #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 57 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3 #define CONFIG_USB_HOST_ETHER #define CONFIG_USB_ETHER_ASIX #define CONFIG_USB_ETHER_MCS7830 /* commands to include */ #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ #define CONFIG_CMD_DATE #define CONFIG_CMD_NAND /* NAND support */ #define CONFIG_CMD_UBIFS #define CONFIG_RBTREE #define CONFIG_LZO #define CONFIG_MTD_PARTITIONS #define CONFIG_MTD_DEVICE #define CONFIG_CMD_MTDPARTS #define CONFIG_SYS_I2C #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 #define CONFIG_SYS_I2C_OMAP34XX /* RTC */ #define CONFIG_RTC_DS1337 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* * Board NAND Info. */ #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ /* to access nand */ #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ /* to access */ /* nand at CS0 */ #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ /* NAND devices */ #define CONFIG_JFFS2_NAND /* nand device jffs2 lives on */ #define CONFIG_JFFS2_DEV "nand0" /* start of jffs2 partition */ #define CONFIG_JFFS2_PART_OFFSET 0x680000 #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */ /* Environment information */ #define CONFIG_BOOTFILE "uImage" /* Setup MTD for NAND on the SOM */ #define MTDIDS_DEFAULT "nand0=omap2-nand.0" #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \ "1m(u-boot),256k(env1)," \ "256k(env2),6m(kernel),6m(k_recovery)," \ "8m(fs_recovery),-(common_data)" #define CONFIG_HOSTNAME mcx #define CONFIG_EXTRA_ENV_SETTINGS \ "adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0" \ "adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0" \ "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0" \ "addfb=setenv bootargs ${bootargs} vram=6M " \ "omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0" \ "addip_sta=setenv bootargs ${bootargs} " \ "ip=${ipaddr}:${serverip}:${gatewayip}:" \ "${netmask}:${hostname}:eth0:off\0" \ "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \ "addip=if test -n ${ipdyn};then run addip_dyn;" \ "else run addip_sta;fi\0" \ "addmisc=setenv bootargs ${bootargs} ${misc}\0" \ "addtty=setenv bootargs ${bootargs} " \ "console=${consoledev},${baudrate}\0" \ "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ "baudrate=115200\0" \ "consoledev=ttyO2\0" \ "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \ "loadaddr=0x82000000\0" \ "load=tftp ${loadaddr} ${u-boot}\0" \ "load_k=tftp ${loadaddr} ${bootfile}\0" \ "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ "loadmlo=tftp ${loadaddr} ${mlo}\0" \ "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \ "mmcargs=root=/dev/mmcblk0p2 rw " \ "rootfstype=ext3 rootwait\0" \ "mmcboot=echo Booting from mmc ...; " \ "run mmcargs; " \ "run addip addtty addmtd addfb addeth addmisc;" \ "run loaduimage; " \ "bootm ${loadaddr}\0" \ "net_nfs=run load_k; " \ "run nfsargs; " \ "run addip addtty addmtd addfb addeth addmisc;" \ "bootm ${loadaddr}\0" \ "nfsargs=setenv bootargs root=/dev/nfs rw " \ "nfsroot=${serverip}:${rootpath}\0" \ "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \ "uboot_addr=0x80000\0" \ "update=nandecc sw;nand erase ${uboot_addr} 100000;" \ "nand write ${loadaddr} ${uboot_addr} 80000\0" \ "updatemlo=nandecc hw;nand erase 0 20000;" \ "nand write ${loadaddr} 0 20000\0" \ "upd=if run load;then echo Updating u-boot;if run update;" \ "then echo U-Boot updated;" \ "else echo Error updating u-boot !;" \ "echo Board without bootloader !!;" \ "fi;" \ "else echo U-Boot not downloaded..exiting;fi\0" \ "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ "bootscript=echo Running bootscript from mmc ...; " \ "source ${loadaddr}\0" \ "nandargs=setenv bootargs ubi.mtd=7 " \ "root=ubi0:rootfs rootfstype=ubifs\0" \ "nandboot=echo Booting from nand ...; " \ "run nandargs; " \ "ubi part nand0,4;" \ "ubi readvol ${loadaddr} kernel;" \ "run addtty addmtd addfb addeth addmisc;" \ "bootm ${loadaddr}\0" \ "preboot=ubi part nand0,7;" \ "ubi readvol ${loadaddr} splash;" \ "bmp display ${loadaddr};" \ "gpio set 55\0" \ "swupdate_args=setenv bootargs root=/dev/ram " \ "quiet loglevel=1 " \ "consoleblank=0 ${swupdate_misc}\0" \ "swupdate=echo Running Sw-Update...;" \ "if printenv mtdparts;then echo Starting SwUpdate...; " \ "else mtdparts default;fi; " \ "ubi part nand0,5;" \ "ubi readvol 0x82000000 kernel_recovery;" \ "ubi part nand0,6;" \ "ubi readvol 0x84000000 fs_recovery;" \ "run swupdate_args; " \ "setenv bootargs ${bootargs} " \ "${mtdparts} " \ "vram=6M omapfb.vram=1:2M,2:2M,3:2M " \ "omapdss.def_disp=lcd;" \ "bootm 0x82000000 0x84000000\0" \ "bootcmd=mmc rescan;if fatload mmc 0 82000000 loadbootscr.scr;" \ "then source 82000000;else run nandboot;fi\0" #define CONFIG_AUTO_COMPLETE #define CONFIG_CMDLINE_EDITING /* * Miscellaneous configurable options */ #define CONFIG_SYS_LONGHELP /* undef to save memory */ #define CONFIG_SYS_CBSIZE 1024/* Console I/O Buffer Size */ /* Print Buffer Size */ #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ sizeof(CONFIG_SYS_PROMPT) + 16) #define CONFIG_SYS_MAXARGS 16 /* max number of command */ /* args */ /* Boot Argument Buffer Size */ #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) /* memtest works on */ #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 0x01F00000) /* 31MB */ #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ /* address */ #define CONFIG_PREBOOT /* * AM3517 has 12 GP timers, they can be driven by the system clock * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). * This rate is divided by a local divisor. */ #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ /* * Physical Memory Map */ #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 /* * FLASH and environment organization */ /* **** PISMO SUPPORT *** */ #define CONFIG_NAND #define CONFIG_SYS_NAND_BUSWIDTH_16BIT #define CONFIG_NAND_OMAP_GPMC #define CONFIG_NAND_OMAP_GPMC_PREFETCH #define CONFIG_ENV_IS_IN_NAND #define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */ /* Redundant Environment */ #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \ 2 * CONFIG_SYS_ENV_SECT_SIZE) #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE /* Flash banks JFFS2 should use */ #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ CONFIG_SYS_MAX_NAND_DEVICE) #define CONFIG_SYS_JFFS2_MEM_NAND /* use flash_info[2] */ #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS #define CONFIG_SYS_JFFS2_NUM_BANKS 1 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 #define CONFIG_SYS_INIT_RAM_SIZE 0x800 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ CONFIG_SYS_INIT_RAM_SIZE - \ GENERATED_GBL_DATA_SIZE) /* Defines for SPL */ #define CONFIG_SPL_FRAMEWORK #define CONFIG_SPL_BOARD_INIT #define CONFIG_SPL_NAND_SIMPLE #define CONFIG_SPL_NAND_BASE #define CONFIG_SPL_NAND_DRIVERS #define CONFIG_SPL_NAND_ECC #define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds" #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/ #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */ #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK /* move malloc and bss high to prevent clashing with the main image */ #define CONFIG_SYS_SPL_MALLOC_START 0x8f000000 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000 #define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */ #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" /* NAND boot config */ #define CONFIG_SYS_NAND_PAGE_COUNT 64 #define CONFIG_SYS_NAND_PAGE_SIZE 2048 #define CONFIG_SYS_NAND_OOBSIZE 64 #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) #define CONFIG_SYS_NAND_5_ADDR_CYCLE #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 #define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\ 48, 49, 50, 51, 52, 53, 54, 55,\ 56, 57, 58, 59, 60, 61, 62, 63} #define CONFIG_SYS_NAND_ECCSIZE 256 #define CONFIG_SYS_NAND_ECCBYTES 3 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW #define CONFIG_SPL_NAND_SOFTECC #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE